### Google

Domain-Specific Architectures for Deep Neural Networks

David Patterson, Google AI and UC Berkeley April 2019

### Based on Two Talks

In-Data Center Performance Analysis of a Tensor Processing Unit ISCA 2017, Jouppi, Young, Patil, Patterson, et al. (TPUv1, for inference)

Codesign in Google TPUs, by Cliff Young, HotChips 2017 (TPUv2 and later, for training and inference)

## End of Growth of Performance?

#### 40 years of Processor Performance



### What's Left?

### Since

- Transistors not getting much better
- Power budget not getting much higher
- Already switched from 1 inefficient processor/chip to N efficient processors/chip
- Only path left is *Domain Specific Architectures* 
  - Just do a few tasks, but extremely well

## What is Deep Learning?

 Loosely based on (what little) we know about the brain 10 mm "cat"

## Key NN Concepts for Architects

- Training or learning (development)
   vs. Inference or prediction (production)
- Batch size
  - Problem: DNNs have millions of weights that take a long time to load from memory (DRAM)
  - Solution: Large batch ⇒ Amortize weight-fetch time by inferring (or training) many input examples at a time
- Floating-Point vs. Integer ("Quantization")
  - Training in Floating Point on GPUs popularized DNNs
  - Inferring in Integers faster, lower energy, smaller

#### • 2013: Prepare for success-disaster of new DNN apps

- Scenario with users speaking to phones 3 minutes per day:
   If only CPUs, need 2X-3X times whole fleet
- Unlike some hardware targets, DNNs applicable to a wide range of problems, so can reuse for solutions in speech, vision, language, translation, search ranking, ...
- Custom hardware to reduce the TCO of DNN inference phase by 10X vs. CPUs
  - Must run existing apps developed for CPUs and GPUs
- A very short development cycle
  - Started project 2014, running in datacenter 15 months later:
     Architecture invention, compiler invention, hardware design, build, test, deploy
- Google CEO Sundar Pichai reveals Tensor Processing Unit at Google I/O on May 18, 2016 as "10X performance/Watt" cloudplatform.googleblog.com/2016/05/Google-supercharges-machine-learning-tasks-with-custom-chip.html

TPUv1

Origin

Story

## Tensor Processing Unit v1 (deployed 2015)

Google-designed chip for neural net inference



In production use for ≈4 years: used by billions on search queries, for neural machine translation, for AlphaGo match, ...

<u>A Domain-Specific Architecture for Deep Neural Networks</u>, Jouppi, Young, Patil, & Patterson, *Communications of the ACM*, September 2018



- TPUv1 Card to replace a disk TPUv1 Card & Package
- Up to 4 cards / server



## Inference Datacenter Workload (95%)

| Name  | LOC  | FC | Conv | Layers<br>Vector | Pool | Total | Nonlinear<br>function | Weights | TPUv1<br>Ops /<br>Weight<br>Byte | TPUv1<br>Batch<br>Size | %<br>Deployed |
|-------|------|----|------|------------------|------|-------|-----------------------|---------|----------------------------------|------------------------|---------------|
| MLP0  | 0.1k | 5  |      |                  |      | 5     | ReLU                  | 20M     | 200                              | 200                    | 61%           |
| MLP1  | 1k   | 4  |      |                  |      | 4     | ReLU                  | 5M      | 168                              | 168                    | 0170          |
| LSTM0 | 1k   | 24 |      | 34               |      | 58    | sigmoid,<br>tanh      | 52M     | 64                               | 64                     | 200/          |
| LSTM1 | 1.5k | 37 |      | 19               |      | 56    | sigmoid,<br>tanh      | 34M     | 96                               | 96                     | 29%           |
| CNN0  | 1k   |    | 16   |                  |      | 16    | ReLU                  | 8M      | 2888                             | 8                      | 5%            |
| CNN1  | 1k   | 4  | 72   |                  | 13   | 89    | ReLU                  | 100M    | 1750                             | 32                     | 10            |

 Add as accelerators to existing servers TPUv1 Architecture and Implementation

- So connect over I/O bus ("PCIe")
- TPUv1 ≈ matrix accelerator on I/O bus
- Host server sends it instructions like a Floating Point Unit
  - Unlike GPU that fetches and executes own instructions

- The Matrix Unit: 65,536 (256x256)
   8-bit multiply-accumulate units
- 700 MHz clock rate
- Peak: 92T operations/second
  - 65,536 \* 2 \* 700M
- >25X as many MACs vs GPU
- >100X as many MACs vs CPU
- 4 MiB of on-chip Accumulator memory
- 24 MiB of on-chip Unified Buffer (activation memory)
- 3.5X as much on-chip memory vs GPU
- Two 2133MHz DDR3 DRAM channels
- 8 GiB of off-chip weight DRAM memory

## TPUv1: High-level Chip Architecture



#### Unified Buffer Matrix Multiply Unit (256x256x8b=64K MAC) for Local Activations 24% (96Kx256x8b = 24 MiB)29% of chip Accumulators Host R R (4Kx256x32b = 4 MiB) 6%Interf. 2% M M Control 2% Activation Pipeline 6% port port ddr3 ddr3 **PCle** 3% 3% Misc. I/O 1% Interface 3%

## TPUv1: a Neural Network Accelerator Chip

• 5 main (CISC) instructions

```
Read_Host_Memory
Write_Host_Memory
Read_Weights
MatrixMultiply/Convolve
Activate (ReLU, Sigmoid, Maxpool, LRN, ...)
```

TPUv1 Architecture, programmer's view

• Average Clock cycles per instruction: >10

- 4-stage overlapped execution, 1 instruction type / stage
  - Execute other instructions while matrix multiplier busy
- Complexity in SW: No branches, in-order issue,
   SW controlled buffers, SW controlled pipeline synchronization

- Problem: energy/ time for repeated SRAM accesses of matrix multiply
   Systolic Execution in Matrix Array
- Solution: "Systolic Execution" to compute data on the fly in buffers by pipelining control and data
  - Relies on data from different directions arriving at cells in an array at regular intervals and being combined

# Systolic Execution: Control and Data are pipelined



Can now ignore pipelining in matrix Pretend each 256B input read at once, & they instantly update 1 location of each of 256 accumulator RAMs.



### Relative Performance: 3 Contemporary Chips (2015)

| Processor                     | mm²     | Clock<br>MHz | TDP<br>Watts | Idle<br>Watts | Memory | Peak TOPS/chip |        |
|-------------------------------|---------|--------------|--------------|---------------|--------|----------------|--------|
| Processor                     | 1111112 |              |              |               | GB/sec | 8b int.        | 32b FP |
| CPU: Haswell (18 core)        | 662     | 2300         | 145          | 41            | 51     | 2.6            | 1.3    |
| GPU: Nvidia<br>K80 (2 / card) | 561     | 560          | 150          | 25            | 160    |                | 2.8    |
| TPUv1                         | <331*   | 700          | 75           | 28            | 34     | 91.8           |        |

<sup>\*</sup>TPUv1 is less than half die size of the Intel Haswell processor

K80 and TPUv1 in 28 nm process; Haswell fabbed in Intel 22 nm process These chips and platforms chosen for comparison because widely deployed in Google data centers

## GPUs and TPUs added to CPU server

## Relative Performance: 3 Platforms

| Processor                                                  | Chips/<br>Server | DRAM                           | TDP<br>Watts | Idle<br>Watts | Observed Busy Watts in datacenter |
|------------------------------------------------------------|------------------|--------------------------------|--------------|---------------|-----------------------------------|
| CPU: Haswell (18 cores)                                    | 2                | 256 GB                         | 504          | 159           | 455                               |
| NVIDIA K80 (13 cores) (2 die per card; 4 cards per server) | 8                | 256 GB<br>(host) +<br>12GB x 8 | 1838         | 357           | 991                               |
| TPUv1 (1 core) (1 die per card; 4 cards per server)        | 4                | 256GB<br>(host) +<br>8GB x 4   | 861          | 290           | 384                               |

These chips and platforms chosen for comparison because widely deployed in Google datacenters

#### 2 Limits to performance:

- 1. Peak Computation
- Peak Memory Bandwidth (For apps with large data that don't fit in cache)

Arithmetic Intensity (FLOP/byte or reuse) determines which limit Weight-reuse = Arithmetic Intensity for DNN roofline

## Roofline Visual Performance Model



## TPUv1 Die Roofline



## Haswell (CPU) Die Roofline

Haswell Log-Log



## K80 (GPU) Die Roofline



Operational Intensity: Ops/weight byte (log scale)

## Why so far below Rooflines? (MLPO)

| Туре  | Batch | 99th% Response | Inf/s (IPS) | % Max IPS |
|-------|-------|----------------|-------------|-----------|
| CPU   | 16    | 7.2 ms         | 5,482       | 42%       |
| CPU   | 64    | 21.3 ms        | 13,194      | 100%      |
| GPU   | 16    | 6.7 ms         | 13,461      | 37%       |
| GPU   | 64    | 8.3 ms         | 36,465      | 100%      |
| TPUv1 | 200   | 7.0 ms         | 225,000     | 80%       |
| TPUv1 | 250   | 10.0 ms        | 280,000     | 100%      |

## Log Rooflines for CPU, GPU, TPUv1



## TPUv1



TeraOps/sec (Ilinear scale)

## Perf/Watt TPUv1 vs CPU & GPU



- Current DRAM
  - 2 DDR3 2133  $\Rightarrow$  34 GB/s
- Replace with GDDR5 like in  $K80 \Rightarrow 180 \text{ GB/s}$ 
  - Move Ridge Point from 1400 to 256

Improving TPUv1: Move "Ridge Point" to

the left

## Revised TPUv1 Raises Roofline



## Perf/Watt Original & Revised TPUv1



#### Related Work

Two survey articles document that custom NN ASICs go back at least 25 years [len96][Asa02]. For example, CNAPS chips contained a 64 SIMD array of 16-bit by 8-bit multipliers, and several CNAPS chips could be connected together with a sequencer [Ham90]. The Synapse-1 system was based on a custom systolic multiply-accumulate chip called the MA-16, which performed sixteen 16-bit multiplies at a time [Ram91]. The system concatenated several MA-16 chips together and had custom hardware to do activation functions.

Twenty-five SPERT-II workstations, accelerated by the T0 custom ASIC, were deployed starting in 1995 to do both NN training and inference for speech recognition [Asa98]. The 40-Mhz T0 added vector instructions to the MIPS instruction set architecture. The eight-lane vector unit could produce up to sixteen 32-bit arithmetic results per clock cycle based on 8-bit and 16-bit inputs, making it 25 times faster at inference and 20 times faster at training than a SPARC-20 workstation. They found that 16 bits were insufficient for training, so they used two 16-bit words instead, which doubled training time. To overcome that drawback, they introduced "bunches" (batches) of 32 to 1000 data sets to reduce time spent updating weights, which made it faster than training with one word but no batches.

The more recent DianNao family of NN architectures minimizes memory accesses both on the chip and to external DRAM by having efficient architectural support for the memory access patterns that appear in NN applications [Keu16] [Che16a]. All use 16-bit integer operations and all designs dove down to layout, but no chips were fabricated. The original DianNao uses an array of 64 16-bit integer multiply-accumulate units with 44 KB of on-chip memory and is estimated to be 3 mm2 (65 nm), to run at 1 GHz, and to consume 0.5W [Che14a]. Most of this energy went to DRAM accesses for weights, so one successor DaDianNao ("big computer") includes eDRAM to keep 36 MiB of weights on chip [Che14b]. The goal was to have enough memory in a multichip system to avoid external DRAM accesses. The follow-on PuDianNao ("general computer") is aimed at more traditional machine learning algorithms beyond DNNs, such as support vector machines [Liu15]. Another offshoot is ShiDianNao ("vision computer") aimed at CNNs, which avoids DRAM accesses by connecting the accelerator directly to the sensor [Du15].

The Convolution Engine is also focused on CNNs for image processing [Qad13]. This design deploys 64 10-bit multiply-accumulator units and customizes a Tensilica processor estimated to run at 800 MHz in 45 nm. It is projected to be 8X to 15X more energy area efficient than an SIMD processor, and within 2X to 3X of custom hardware designed just for a specific kernel.

The Fathom benchmark paper seemingly reports results contradictory to ours, with the GPU running inference much faster than the CPU [Ado16]. However, their CPU and GPU are not server-class, the CPU has only four cores. the applications do not use the CPU's AVX instructions, and there is no response-time cutoff (see Table 4) [Bro16].

Catapult is the most widely deployed example of using reconfigurability to support DNNs, which many have proposed [Far09][Cha10][Far11][Pee13][Cav15][Zha15]. They chose FPGAs over GPUs to reduce power as well as the risk that latency-sensitive applications wouldn't map well to GPUs. FPGAs can also be re-purposed, such as for search, compression, and network interface cards [Put15]. The TPU project actually began with FPGAs, but we abandoned them when we saw that the FPGAs of that time were not competitive in performance compared to the GPUs of that time, and the TPU could be much lower power than GPUs while being as fast or faster, giving it potentially significant benefits over both of FPGAs and GPUs.

Although first published in 2014 [Put14], Catapult is a TPU contemporary since it deployed 28-nm Stratix V FPGAs into datacenters concurrently with the TPU in 2015. Catapult has a 200 MHz clock, 3,926 18-bit MACs, 5 MiB of on-chip memory, 11 GB/s memory bandwidth, and uses 25 Watts. The TPU has a 700 MHz clock, 65,536 8-bit MACs, 28 MiB, 34 GB/s, and typically uses 40 Watts. A revised version of Catapult uses newer FPGAs and was deployed at larger scale in 2016 [Cau 16].

Catapult V1 runs CNNs—using a systolic matrix multiplier—2.3X as fast as a 2.1 GHz, 16-core, dual-socket server [Ovt15a]. Using the next generation of FPGAs (14-nm Arria 10) of Catapult V2, performance might go up to 7X, and perhaps even 17X with more careful floorplanning [Ovt15b]. Although it's apples versus oranges, a current TPU die runs its CNNs 40X to 70X versus a somewhat faster server (Tables 2 and 6). Perhaps the biggest difference is that to get the best performance the user must write long programs in the low-level hardware-design-language Verilog [Met16] [Put16] versus writing short programs using the high-level TensorFlow framework. That is, reprogrammability comes from software for the TPU rather than from firmware for the FPGA.

Recent research, which appeared after the TPU was deployed, accelerates DNNs by optimizing the cases when weights and data are very small or zero. Our tight schedule precluded such optimizations in the TPU, but we saw the same opportunity in our studies. The Efficient Inference Engine is based on a first pass that reduces the number of weights by about a factor of 10 [Han15] as a separate step by filtering out very small values and then uses Huffman encoding to shrink the data even further to improve inference performance [Han16]. Crivlutin [Alb16] avoids multiplications when an activation input is zero—which it is 44% of the time, presumably in part due to ReLU nonlinear function that transforms negative values to zero-to improve performance by an average 1,4 times.

Eyeriss is a novel, low-power dataflow architecture that takes advantage of zeros by run-length encoding data to reduce the memory footprint and saves power by avoiding computations when an input is zero [Che16a]. Using Everiss terminology, a TPU convolutional layer maps C and M to the rows and columns of the matrix unit, taking HWN cycles to perform one pass. With high C/M, it takes RS passes to process the layer; for low C/M, a number of techniques reduce passes and improve utilization. (More can be found in the online references [Ros15allRos15bl[Ros15cl[Ros15f][Tho15][You15]).

Minerva is a co-design system that crosses algorithm, architecture, and circuit disciplines to reduce power by 8X in part by pruning activation data with small values and in part by quantizing the data [Rea16], [Gup15] looks at 16-bit fixed-point arithmetic for training instead of for inference. Others leverage the lower precision of DNN calculations by utilizing analog circuits during the computation to improve energy and performance [LiK16] [Sha16]. By tailoring an instruction set to DNNs, Cambricon reduces code size [Liu16]. Recent work looked at in manon ambituatures for NNs (Chi16)(Fins16)

### Related Work

- [Chel4a] DMAs data from DRAM to input and weight buffers. They are read by the 3-stage pipelined NFU that performs multiplies, adds, and non-linear-functions; the results go to the output buffer, and then to DRAM. The NFU has no storage and isn't systolic.
- [Gup15] appears to stream both matrix inputs while storing partial sums in the systolic array; the TPU stores the weight matrix tile while streaming the other input and the pre-activation partial sams. The TPU doesn't support stochastic rounding.
- [Zha15] is built out of computation units equivalent to a 4x2 version of the TPU matrix unit. In an ASIC. the wiring cost of the crossbers that connect input and output buffers to these compute engines would be significant. We are surprised that we didn't see architectural support for additional reductions to combine results from compute ensines in [Zha15].

All three of [Gup15][Chel 4a][Zha15] store activations in DRAM during computation; the TPU's Unified Buffer is sized so that no DRAM spilling or reloading happens during normal operation.

[Aba16] Abadi, M., Agarwal, A., Barham, P., Brevdo, E., Chen, Z., Citro, C., Corrado, G.S., Davis, A., Dean, J., Devin, M. and Ghemawat, S., 2016. Tensorflow: Large-scale machine learning on heterogeneous distributed systems, arXiv preprint arXiv:1603.04467. [Alb16] Albericio, J., Judd, P., Hetherington, T., Aamodt, T., Jerger, N.E. and Moshovos, A., 2016 Cnylutin: Ineffectual-Neuron-Free Deep Neural

Network Computing, Proceedings of the 43rd International Symposium on Computer Architecture. [Ado16] Ado1f, R., Rama, S., Reagen, B., Wei, G.Y. and Brooks, D., 2016, September. Fathom: reference workloads for modern deep learning methods. IEEE International Symposium on Workload Characterization (IISWC).

[Aud02] Asanović, K. 2002. Programmable Neurocomputing, in The Handbook of Brain Theory and Neural Networks: Second Edition, M. A. Arbib (Ed.), MIT Press, ISBN 0-262-01197-2, November 2002. https://people.eecs.berkeley.edu/~krste/papers/neurocomputing.pdf

[Asa98] Asanović, K. 1998. Asanović, K., Beck, Johnson, J., Wawezynek, J., Kingsbury, B. and Morgan, N., November 1998. Training Neural Networks with Sport-II, Chapter 11 in Parallel Architectures for Artificial Networks: Paradigms and Implementations, N. Sundaranajan and P. Saratchandran (Eds.), IEEE Computer Society Press, ISBN 0-8186-8399-6, https://people.cocs.berkeley.edu/-krste/papers/annbook.pdf

[Bar07] Barroso, L.A. and Holzle, U., 2007. The case for energy-proportional computing. IEEE Computer, vol. 40.

[Bar16] Barr, J. September 29, 2016, New P2 Instance Type for Amazon EC2 - Up to 16 GPUs.

https://www.umazon.com/blogs/aws/new-e2-instance-type-for-amazon-ec2-up-to-16-upus-IBro161 Brooks D November 4 2016 Private communication

[Cau 16] Caulfield, A.M., Chang, E.S., Putnam, A., Haselman, H.A.J.F.M., Humphrey, S.H.M., Daniel, P.K.J.Y.K., Ovleharov, L.T.M.K., Lanka, M.P.L.W.S. and Burger, D.C.D., 2016. A Cloud-Scale Acceleration Architecture. AIICRO conference. [Cav15] Cavigelli, L., Gschwend, D., Mayer, C., Willi, S., Muheim, B. and Benini, L., 2015, May. Origumi: A convolutional network accelerator.

Proceedings of the 25th edition on Great Lakes Symposium on VLSI. [Cha10] Chakradhar, S., Sankaradas, M., Jakkula, V. and Cadambi, S., 2010, June. A dynamically configurable coprocessor for convolutional neural

networks. Proceedings of the 37th International Symposium on Computer Architecture.
[Chel 4a] Chen, T., Du, Z., Sun, N., Wang, J., Wu, C., Chen, Y. and Teman, O., 2014. Diannac: A small-footprint high-throughput accelerator for

ubiquitous machine-learning, Proceedings of ASPLOS. (Che14b) Chen, Y., Liao, T., Lia, S., Zharat, S., He, L., Wang, J., Li, L., Chen, T., Xu, Z., Sun, N. and Teman, O., 2014, December, Dadiannaec A

machine-learning supercomputer, Procuralings of the 47th Annual International Symposium on Microarchitecture [Che16a] Chen, Y.H., Emer, J. and Sze, V., 2016. Eyeriss: A Spatial Architecture for Energy-Efficient Dataflow for Convolutional Neural Networks. Proceedings of the 43rd International Symposium on Computer Architecture

(Che 16b) Chen, Y., Chen, T., Xu, Z., Sun, N., and Teman, O., 2016. DianNao Family: Energy-Efficient Hardware Accelerators for Machine Learning,

[Chi 16] Chi, P., Li, S., Qi, Z., Gu, P., Xu, C., Zhang, T., Zhao, J., Liu, Y., Wang, Y. and Xie, Y., 2016. PRIME: A Novel Processing-In-Memory Architecture for Neural Network Computation in ReRAM-based Main Memory. Proceedings of the 43rd International Symposium on Computer

Architecture [Cla15] Clark, J. October 26, 2015, Google Turning Its Lucrative Web Search Over to Al Machines. Bloomberg Fechnology, www.bloomberg.com.

[Dall6] Dally, W. February 9, 2016. High Performance Hardware for Machine Learning, Cadence ENN Summit Dean, J. and Barroso, L.A., 2013. The tail at scale. Communications of the ACM, 56(2).

[Dea16] Dean, J. July 7, 2016 Large-Scale Deep Learning with TensorFlow for Building Intelligent Systems, ACM Webinar.

Du, Z., Fasthuber, R., Chen, T., Jenne, P., Li, L., Luo, T., Feng, X., Chen, Y. and Temam, O., 2015, June. ShiDianNacc shifting vision processing closes to the sensor, Proceedings of the 42nd International Symposium on Computer Architecture,

[Far09] Farabet, C., Poulet, C., Han, J.Y. and LeCun, Y., 2009, August. Cnp. An FPGA-based processor for convolutional networks. 2009 International Conference on Field Programmable Logic and Applica

[Far11] Farabet, C., Martini, B., Corda, B., Akselrod, P., Culurciello, E. and LeCun, Y., 2011, June. Neuflow: A runtime reconfigurable dataflow processor for vision. In CVRP 2011 Workshops.
[Gup15] Gup15. Gupta, S., Agrawal, A., Gopulakrishnar, K. and Narayanan, P., 2015. July. Deep Learning with Limited Numerical Precision. JCML.

[Harri90] Hammerstrom, D., 1990, June. A VLSI architecture for high-performance, low-cost, on-chip learning. 1990 IJCNN International Joint Conference [Han15] Han, S., Pool, J., Tran, J., and Dally, W., 2015. Learning both weights and connections for efficient neural networks. In Advances in Neural

Hanl61 Han, S., Liu, X., Mao, H., Pu, J., Pedram, A., Horowitz, M.A. and Dally, W.J., 2016. EIE: efficient inference engine on compressed deep neural

network. Proceedings of the 43rd International Symposium on Computer Architecture [He 16] He, K., Zhang, X., Ren, S. and Sun, J., 2016. Identity mappings in deep residual networks. Also in arXiv preprint arXiv:1603.05027.

[Henl 1] Hennessy, J.L. and Patterson, D.A., 2018. Computer architecture: a quantitative approach, 6th edition, Elsevier.

Holde, U. and Barroso, L., 2009. The distacementar as a computer. Morgan and Claypool. [Jer96] Jerne, P., Corna, T. and Kuhn, G., 1996. Special-purpose digital hardware for neural networks: An architectural survey. Journal of VLSI aignal

processing systems for signal, image and video technology, 13(1).
[Int l6] intel, 2016, Intel® Xeon® Processor E5-469 v3, http://dx.intel.com/broducts/85766/Intel-Xeon-Processor-E5-469-v3-45M-Cuche-2 10-GHz. Jouppi, N. May 18, 2016. Google supercharges machine learning tasks with TPU custom chip. https://cloudplatform.googleNog.com

[Keu16] Keutzer, K., 2016. If I could only design one circuit...: technical perspective. Communications of the ACM, 59(11),
[Kim16] Kim, D., Kung, J.H., Chai, S., Yalamanchili, S. and Makhopadhyay, S., 2016. Neurocube: A Programmable Digital Neuromorphic Architecture with High-Density 3D Memory. Proceedings of the 43rd International Symposium on Computer Architecture.

[Kri12] Krizhevsky, A., Sutskever, I. and Himon, G., 2012. Imagenet classification with deep convolutional neural networks. Advances in neural [Kun90] Kung, H.T. and Leiserson, C.E., 1980. Algorithms for VLSI processor arrays. Introduction to VLSI systems

[Lan09] Lange, K.D., 2009. Identifying shades of green: The SPEC power benchmarks. IEEE Computer, 42(3). [Lar 16] Larabel, M. March 10, 2016, Gougle Looks To Open Up StreamExecutor To Make GPGPU Programming Easier, Phononix, https://www.phoronix.com/scar.php?page=news\_item&px=Google-StreamExec-Parallel.

[LiK16] LiKamWa, R., Hou, Y., Gao, J., Polansky, M. and Zhong, L., 2016. RedEye: Analog ConvNet Image Sensor Architecture for Continuous Mobile Vision. Proceedings of the 43rd International Symposium on Computer Architecture

[Liu15] Liu, D., Chen, T., Liu, S., Zhou, J., Zhou, S., Teman, O., Feng, X., Zhou, X. and Chen, Y., 2015, March. Pudiannae: A polyvalent machine learning accelerator. Proceedings of the Cad International Symposium on Computer Architecture ILiu16] Liu, S., Du, Z.D., Tao, J.H., Han, D., Luo, T., Xie, Y., Chen, Y. and Chen, T., 2016. Cambricon: An instruction set architecture for neural

networks. Proceedings of the 43rd International Symposium on Computer Architecture [Met16] Metz, C. September 26, 2016, Microsoft Bets Its Future On A Reprogrammable Computer Chip, Waval Magazine,

https://www.wired.com/2016/09/microsoft-bets-future-chip-reprogram-fly/ [Nvi15] Nvidia, January 2015. Tesla K80 GPU Accelerator. Board Specification

https://mages.nvidia.com/content/pdf/kepler/Tesla-K80-BoardSpec-07317-001-v05.pdf.

[Nvi16] Nvidia, 2016. Tesla GPU Accelerators For Servers, http://www.nvidia.com/object/tesla-servers.html.

[Ovt15a] Ovtcharov, K., Ruwuse, O., Kim, J.Y., Fowers, L., Strauss, K. and Chung, E.S., February 2, 2015. Accelerating deep convolutional neural networks using specialized hardware. Microsoft Research Whitepaper.

https://www.microsoft.com/en-us/research/publication/accelerating-deep-convolutional-neural-networks-using-specialized-hardware/ [Ox15b] Oxtcharov, K., Rawase, O., Kim, J.Y., Fowers, J., Strauss, K. and Chung, E.S., 2015, August, Toward accelerating deep learning at scale using specialized hardware in the datacenter, 2015 IEEE Hot Chips 27 Symposium.

[Pat04] Patterson, D.A., 2004. Latency logs bandwith. Communications of the ACM, 47(10): [Pee13] Peemen, M., Sesio, A.A., Mesman, B. and Corporaal, H., 2013, October. Memory-centric accelerator design for convolutional neural networks. In

2013 IEEE 31st International Conference on Computer Design (ICCD). [Pat14] Patram, A., Caulfield, A.M., Chung, E.S., Chiou, D., Constantinides, K., Demme, J., Esmaeilzadeh, H., Fowers, J., Gopal, G.P., Gray, J.,

Haselman, M., Hauck, S., Heil, S., Hormani, A., Kim, J.-Y., Lanka, S., Lana, J., Peterson, E., Pope, S., Smith, A., Thong, J., Xiao, P.Y., Burger, D. 2014, June. A reconfigurable fabric for accelerating large-scale datacenter services. 41st International Symposium on Computer Architecture

[Put 15] Putnam, A., Caulfield, A.M., Chang, E.S., Chiou, D., Constantinides, K., Demme, J., Esmaeilzadeh, H., Fowers, J., Gonal, G.P., Grav, J., Haselman, M., Hauck, S., Heil, S., Hormati, A., Kim, J-Y., Lanka, S., Larus, J., Peterson, E., Pope, S., Smith, A., Thong, J., Xiao, P.Y., Burger, D. 2015. A Reconfigurable Fabric for Accelerating Large-Scale Datacenter Services. IEEE Micro, 35(3).

[Pat16] Putnam, A., Caulfield, A.M., Chung, E.S., Chiou, D., Constantinides, K., Demme, J., Esmaeilzadeh, H., Fowers, J., Gopel, G.P., Gray, J., Haselman, M., Hauck, S., Heil, S., Hormati, A., Kim, J-Y., Lanka, S., Larus, J., Peterson, E., Pope, S., Smith, A., Thong, J., Xiao, P.Y., Burger, D. 2016. A Reconfigurable Fabric for Accelerating Large-Scale Datacenter Services, Communications of the ACM.

[Qad13] Qadeer, W., Hameed, R., Shachan, O., Veniatesan, P., Kozyrakis, C. and Honswitz, M.A., 2013, June. Convolution engine: balancing efficiency & flexibility in specialized computing. Proceedings of the 40th International Symposium on Computer Architecture

[Ram91] Ramacher, U., Beichter, J., Raah, W., Anlauf, J., Bruels, N., Hachmann, U. and Wesseling, M., 1991. Design of a 1st Generation Neurocomputer. In VLSI design of Neural Networks. Springer US.

[Rea16] Reagen, B., Whatmough, P., Adolf, R., Rama, S., Lee, H., Lee, S.K., Hernández-Lobato, J.M., Wei, G.Y. and Brooks, D., 2016. Minerva: Enabling low-power, highly-accurate deep neural network accelerators. Proceedings of the 43rd International Symposium on Computer Architecture.

[Rost 5a] Ross, J., Jouppi, N., Phelps, A., Young, C., Norrie, T., Thorson, G., Luu, D., 2015. Neural Network Processor, Patent Application No. 62/164,931. [Ros15b] Ross, J., Phelps, A., 2015. Computing Convolutions Using a Neural Network Processor, Patent Application No. 62/164,902.

[Rost 5e] Ross, J., 2015. Prefetching Weights for a Neural Network Processor, Patent Application No. 62/164,981.

[Ros15d] Ross, J., Thorson, G., 2015. Rotating Data for Neural Network Computations, Patent Application No. 62/164,908.

[Rus 15] Russakovsky, O., Deng, J., Su, H., Krause, J., Satheesh, S., Ma, S., Huang, Z., Karpathy, A., Khosla, A., Bernstein, M. and Berg, A.C., 2015. Imagenet large scale visual recognition challenge, International Journal of Computer Vision, 115(3).

[Sch09] Schurman, E. and Brutlag, J., 2009, June. The user and business impact of server delays, additional bytes, and HTTP chanking in web search. In Velocity Web Performance and Operations Conference. [Sha16] Shaffee, A., Nag, A., Murulimanohar, N., Balasubramonian, R., Strachan, J.P., Hu, M., Williams, R.S. and Srikumar, V., 2016. ISAAC: A

Convolutional Neural Network Accelerator with In-Situ Analog Arithmetic in Crossburs. Proceedings of the 43rd International Symposium on Computer

[Sill6] Silver, D., Huang, A., Maddison, C.J., Guez, A., Sifie, L., Van Den Driessche, G., Schriftwieser, J., Antonoglou, L., Panneershelvam, V., Lanctos,

M. and Dieleman, S., 2016. Mastering the game of Go with deep neural networks and tree search. Nanwe, 529(7587). [Smi82] Smith, J.E., 1982, April, Decoupled accesslescente computer architectures. Proceedings of the 11th International Symposium on Computer

[Ste15] Steinberg, D., 2015. Full-Chip Simulations, Keys to Success. Proceedings of the Synopsys Users Group (SNUG) Silicon Valley 2015.

[Sze15] Szegedy, C., Liu, W., Jia, Y., Sermanet, P., Reed, S., Anguelov, D., Erhan, D., Vanhoucke, V. and Rabinovich, A., 2015. Going deeper with convolutions, Proceedings of the IEEE Conference on Computer Vision and Pattern Recognition,

Thou St. Thorson, G., Clark, C., Lua, D., 2015. Vector Computation Unit in a Neural Network Processor. Patent Application No. 62/165.022. [Wi09] Williams, S., Waterman, A. and Patterson, D., 2009. Roofline: an insightful visual performance model for multicore architectures.

[Wu16] Wu, Y., Schuster, M., Chen, Z., Le, Q., Norouzi, M., Macherey, W., Krikun, M., Cao, Y., Gao, Q., Macherey, K., Klingner, J., Shah, A., Johnson,

M., Liu, X., Kaiser, L., Gouws, S., Kato, Y., Kudo, T., Kazawa, H., Stevens, K., Kurian, G., Patil, N., Wang, W., Young, C., Smith, J., Riesa, J., Rudnick, A., Vinyals, O., Corrado, G., Hughes, M., and Dean, J. September 26, 2016, Google's Neural Machine Translation System: Bridging the Gap between Human and Machine Translation, http://arxiv.org/abs/1609.08144. [You15] Young, C., 2015. Batch Processing in a Neural Network Processor, Patent Application No. 62/165,020.

[Zha15] Zhang, C., Li, P., Sun, G., Guan, Y., Xiao, B. and Cong, J., 2015, February. Optimizing FPGA-based accelerator design for deep convolutional neural networks. Proceedings of the 2015 ACM/SIGDA International Symposium on Field-Programmable Gate Arraya.

## TPUv1 succeeded because of

Conclusions (1/2)

- Large matrix multiply unit
- Substantial software-controlled on-chip memory
- Run whole inference models to reduce host CPU
- Single-threaded, deterministic execution model good match to 99th-percentile response time
- Enough flexibility to match NNs of 2017 vs. 2013
- Omission of GP features ⇒ small, low power die
- Use of 8-bit integers in the quantized apps
- Apps in TensorFlow, so easy to port at speed

### Conclusions (2/2)

- Inference prefers latency over throughput
- K80 GPU relatively poor at inference (vs. training)
- Small redesign improves TPUv1 at low cost
- 15-month design & live on I/O bus yet TPUv1 15X-30X faster Haswell CPU, K80 GPU (inference),
   ½ die size, ½ Watts
  - 65,536 (8-bit) TPUv1 MACs cheaper, lower energy, & faster 576 (32-bit) CPU MACs, 2496 GPU (32-bit) MACs
- 10X difference in computer products are rare

### Two Talks

In-Data Center Performance Analysis of a Tensor Processing Unit ISCA 2017, Jouppi, Young, Patil, Patterson, et al. (TPUv1, for inference)

Codesign in Google TPUs (TPUv2 and later, for training and inference)

### Observation: Training >> Inference

**3x** the computation: forward propagation, backward propagation, and weight update. Much longer data storage lifetimes: **memory** capacity and bandwidth.

Huge training datasets for training, versus scale-out to serve inference.

Changes to algorithms and model structure require more **flexibility**.

Many more potential **Amdahl's Law** bottlenecks.



### Exponential Growth in Deep Learning







ArXiv papers about ML ~18 months

Google project directories ~18 months

FLOPs to train a model ~3.5 months (~10X per year)

Why all this growth? Because Deep Learning works.

### Classic Codesign at the HW/SW Interface



Definition: design spanning two fields for a common goal.

Classic version is between architecture and compiler.

Instruction Set Architecture (ISA) as interface/contract between levels.

Example of pushing things back and forth: instruction scheduling.

- VLIW (static scheduling)
- OoO (dynamic scheduling)
- Answer today=both.

Ultimately ISA is a **single** thin layer between the hardware and software domains.

### Codesign for Domain-Specific Architectures

| Physics | HW § | Compiler | Numerics   | Application |
|---------|------|----------|------------|-------------|
|         |      | Library  | Algorithms | Model       |

(conceptual, not rigorous diagram)

Now, there are **many** different layers, with **many** different interfaces.

TPUs are still digital (for now).

- Some startups are pushing into physics (NVRAM, Flash, optical).
- Need to do codesign from physics to application: hard!

### Fallacy: TPUs are ASICs, so they are not Programmable

ASIC: Application-Specific Integrated Circuit

Means only "build whatever you want into the chip."

ASICs include general-purpose cores, SoCs, and fixed-function designs.

TPUs are Domain-Specific Architectures (DSAs) for Machine Learning.

We designed them to meet our current and future needs.

They include the flexibility to handle future models.

Choosing the **right** amount of flexibility is central to our codesign process.

#### For the technically nitpicky:

TPUv1 is a coprocessor, controlled by the host.

TPUv2 and successors are Turing-complete.

TPUs power both Google **research** and Google **production** applications.

# Training: DNN Supercomputer or Cluster of CPUs with DNN Accelerators?

- Single-chip system—built as coprocessor to a CPU like TPUv1—would work fine for inference and standard cluster networks
  - AlphaGo used cluster of 64 TPUv1 chips
- Went instead with large supercomputer because
  - Training takes weeks to months on single chip for our production training runs
  - Deep neural network wisdom was bigger datasets + bigger machines led to breakthroughs
- Build a NN supercomputer (TPU v2/v3) vs build a NN coprocessor chip (TPU v1)

### Codesign: Datacenter-scale Supercomputer

Three ways to spend on computer architectural resources:

- Compute
- Memory
- Interconnect

Cloud TPUs were designed from the beginning to be networked.

- Data parallelism through increased batch size scales seamlessly today.
- Model parallelism is underway.



### ML Quality ≈ Correctness: Fast but Incorrect Uninteresting

- 1% quality loss to ML practitioners can be like getting wrong answer
  - Aiming for intelligent app for a billion people, so lower quality can mean worse experience for millions of people / loss of income
- For datacenter production apps, training has to be in floating point
  - Researchers exploring fixed point for training but at cost in quality
  - Production remains floating point (but FP32 sufficient, no need for FP64)

### Codesign: Reduced-precision numerics

Neural-network researchers showed that inference did not need float32 precision.

Vanhoucke, V., Senior, A. and Mao, M.Z., 2011, December. Improving the speed of neural networks on CPUs. In *Proc. Deep Learning and Unsupervised Feature Learning NIPS Workshop* (Vol. 1, p. 4).

TPUv1 deployed with int8 hardware and support for int16 through software. int16 intended as "insurance"; used mostly in LSTM-based models.

Training has traditionally been done in floating point.

Q: Does training require full float32 resolution?

A: Not everywhere. But where matters.

### A brief guide to Floating Point Formats

fp32: Single-precision IEEE Floating Point Format

Range:  $\sim 1e^{-38}$  to  $\sim 3e^{38}$ 



fp16: Half-precision IEEE Floating Point Format

Range: ~5.96e<sup>-8</sup> to 65504



#### bfloat16: Brain Floating Point Format

Range:  $\sim 1e^{-38}$  to  $\sim 3e^{38}$ 



### Bfloat16 as Good Codesign

Hardware: small mantissa reduces multiplier power, area

float32: 23<sup>2</sup>=529

float16: 10<sup>2</sup>=100

bfloat16: 7<sup>2</sup>=49

Software: same dynamic range on number line, same Inf/NaN behavior as float

Numerics: Unlike IEEE fp16, bfloat16 trains without loss scaling [Micikevicius 2017]

System: bfloat16 as an implementation technique inside the matrix multiplier.

Can also expose it to save memory capacity and bandwidth, with more work



### Cloud TPU (v2), Generally Available



- 180 teraflops of computation, 64 GB of HBM memory, 2400 GB/s mem. BW
- Designed to be connected together into larger configurations

# Cloud TPU chip layout



# Cloud TPU chip layout



### 22.5 TFLOPS per core

- 2 cores per chip
- 4 chips per 180 TFLOP
   Cloud TPU
- Scalar Unit
- Vector Unit
- Matrix Unit
- Mostly float32

Google

# Cloud TPU chip layout



### **Matrix Unit (MXU)**

- 128 x 128 systolic array
- bfloat16 multiplies
- float32 accumulate



Cloud TPU v2 Pod



TPU v3 Pod: Revealed at Google I/O May 2017

### Relentless progress

g.co/cloudtpu

TPU v1 (deployed 2015)



92 teraops Inference only

Cloud TPUv2



180 teraflops 64 GB HBM Training and inference Generally available (GA)

Cloud TPUv3



420 teraflops
128 GB HBM
Training and inference
Beta

### Relentless progress





Cloud TPU Pod (v2, 2017)





TPU v3 Pod (2018)

> 100 petaflops!

32 TB HBM

Liquid cooled

New chip architecture + larger-scale system



Ying, C., Kumar, S., Chen, D., Wang, T. and Cheng, Y., 2018. Image Classification at Supercomputer Scale. arXiv preprint arXiv:1811.06992.

### ML performance, carefully measured

#### Focus on real-world data, time-to-accuracy, and cost

- Measure performance with real input data, not just synthetic
- Ensure that models **converge to expected accuracy** while achieving high performance
- Measure **total cost** via public clouds

#### Make ML benchmarks reproducible via open-source implementations





### A broad ML benchmark suite for measuring performance of ML frameworks, ML hardware accelerators, and ML cloud platforms

Researchers from Harvard, Stanford, University of California, Berkeley,

University of Illinois, University of Minnesota, University of Texas, and University of Toronto Supporting companies:

Alibaba, AMD, Arm, Baidu, Cadence, Cerebras, Cisco, Cray, Dividiti, Enflame Tech, Esperanto, Facebook, Google, Groq, Huawei, Intel, MediaTek, Mentor Graphics, Microsoft, Myrtle, Mythic, NetApp, NVIDIA, One Convergence, Qualcomm, Rpa2ai, Sambanova, Samsung S.LSI, Sigopt, Synopsys, Tensyr, Teradyne, Wave Computing, WekalO

57

### MLPerf (mlperf.org) in One Slide

Goal: Build "SPEC for Machine Learning".

Consortium of companies and universities.

#### Philosophy:

- Agile development because ML is changing rapidly.
- Serve both the commercial and research communities.
- Enforce replicability to ensure reliable results.
- Use representative workloads, reflecting production use-cases.
- Keep benchmarking effort affordable (so all can play).

#### v0.5 Published December 2019

### MLPerf 0.5 Training Results

https:/mlperf.org/results/ has the raw data and detailed submission information.

#### Of the 7 benchmarks:

- NVIDIA submitted 6/7 V100-based results
- Google submitted 3/7 TPUv2 and TPUv3 results
- Intel submitted 1/7 SkyLake (CPU) results

#### Some observations:

- What do the submissions say about generality and software maturity?
- For similar numbers of chips, V100 and TPUv3 look comparable.
- Both NVIDIA and Google showed huge scale (640- and 260-chip entries)

Next deadline May 2019 MLPerf 0.6

### Some open codesign questions in Machine Learning

- What's the "best" architecture?
  - Will the market be the final arbiter?
  - At the end of Moore's Law, perhaps architectural efficiency matters more
- Software may matter more than hardware:
  - MultiFlow's Compiler as most important artifact.
  - Ease of use takes time: typically a decade for compilers to mature.
- What's the lower limit on numerics?
- How much more is sparsity going to matter?
  - Embeddings, attention, compute and memory savings. What else? Brains are sparse.
- When does batch=1 matter? Definitely for inference. For training?
  - o Shallue, C.J., Lee, J., Antognini, J., Sohl-Dickstein, J., Frostig, R. and Dahl, G.E., 2018. Measuring the effects of data parallelism on neural network training. arXiv preprint arXiv:1811.03600.
- How can we use more weights, but touch fewer of them? Mixture of Experts.

Google

### The effects of data parallelism on neural network training



Measuring the Effects of Data Parallelism on Neural Network Training, Christopher J. Shallue, Jaehoon Lee, Joseph Antognini, Jascha Sohl-Dickstein, Roy Frostig, George E. Dahl, arxiv.org/abs/1811.03600

### ML Crisis as both Danger and Opportunity

Danger: the end of Moore's Law, Dennard Scaling, and standard CPU performance

- Limits of CMOS in sight
- Intel 10nm woes, Global Foundries 7nm exit

Opportunity: the revolution in ML

- Economic demand for ML accelerators
- Architectural and codesign experimentation and transformation
- Can we use ML to design better accelerators?

Irony: exponential demand for ML computation, just at the end of Moore's Law

- Efficiency is going to matter a lot
- Huge opportunities for HW/SW codesign in building TPUs and other DSAs

Google

### A New Golden Age

Hennessy and Patterson,
"A New Golden Age for Computer
Architecture,"
Communications of the ACM,
February 2019



# Questions?

\*4/5/17 Google published a blog on the TPU. A 17-page technical paper with same title will be on arXiv.org. (Paper will also appear at the *International Symposium on Computer Architecture* on June 26, 2017.)

https://cloudplatform.googleblog.com/2017/04/quantifying-the-performance-of-the-TPU-our-first-machine-learning-chip.html.

### My Story: Accidental Berkeley CS Professor\*

- 1<sup>st</sup> college graduate in family; no CS/grad school plan
  - Wrestler, Math major in high school and college
- Accidental CS Undergrad
- Accidental PhD Student
  - New UCLA PhD (Jean-Loup Baer) took pity on me as undergrad
- Wife + 2 sons in Married Students Housing on 20 hour/week RAship
  - Lost RA-ship after ≈4 years because grant ended
  - Part time at nearby Hughes Aircraft Company ≈3 more years (7.5 years to PhD)
- Accidental Berkeley Professor
  - Wife forced me to call UC Berkeley CS Chair to check on application
- 1st project as Assistant Prof with an Associate Prof too ambitious & no resources
  - Took leave of absence at Boston computer company to rethink career; 3rd year Ass't Prof
- Terrure idea: ease (Construction names is www.induenes before the patients on 12016

#### What Worked Well for Me\*

- Maximize Personal Happiness vs. Personal Wealth
- Family First!
- Passion & Courage
  - Swing for the fences vs. Bunt for singles
- "Friends may come and go, but enemies accumulate"
- Winning as Team vs. Winning as Individual
  - "No losers on a winning team, no winners on a losing team"
- Seek Out Honest Feedback & Learn From It
  - Guaranteed Danger Sign: "I'm smartest person in the room"
- One (Big) Thing at a Time
  - "It's not how many projects you start; It's how many you finish"
- Natural Born Optimist

<sup>\*</sup> Full video: see "Closing Remarks", www2.eecs.berkeley.edu/patterson2016

## 9 Magic Words for a Long Relationship

"I Was Wrong."

"You Were Right.

"I Love You."